1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99
#[doc = "Register `irom1_misr_dataout_0` reader"] pub struct R(crate::R<IROM1_MISR_DATAOUT_0_SPEC>); impl core::ops::Deref for R { type Target = crate::R<IROM1_MISR_DATAOUT_0_SPEC>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } impl core::convert::From<crate::R<IROM1_MISR_DATAOUT_0_SPEC>> for R { fn from(reader: crate::R<IROM1_MISR_DATAOUT_0_SPEC>) -> Self { R(reader) } } #[doc = "Register `irom1_misr_dataout_0` writer"] pub struct W(crate::W<IROM1_MISR_DATAOUT_0_SPEC>); impl core::ops::Deref for W { type Target = crate::W<IROM1_MISR_DATAOUT_0_SPEC>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } impl core::ops::DerefMut for W { #[inline(always)] fn deref_mut(&mut self) -> &mut Self::Target { &mut self.0 } } impl core::convert::From<crate::W<IROM1_MISR_DATAOUT_0_SPEC>> for W { fn from(writer: crate::W<IROM1_MISR_DATAOUT_0_SPEC>) -> Self { W(writer) } } #[doc = "Field `irom1_misr_dataout_0` reader - "] pub struct IROM1_MISR_DATAOUT_0_R(crate::FieldReader<u32, u32>); impl IROM1_MISR_DATAOUT_0_R { pub(crate) fn new(bits: u32) -> Self { IROM1_MISR_DATAOUT_0_R(crate::FieldReader::new(bits)) } } impl core::ops::Deref for IROM1_MISR_DATAOUT_0_R { type Target = crate::FieldReader<u32, u32>; #[inline(always)] fn deref(&self) -> &Self::Target { &self.0 } } #[doc = "Field `irom1_misr_dataout_0` writer - "] pub struct IROM1_MISR_DATAOUT_0_W<'a> { w: &'a mut W, } impl<'a> IROM1_MISR_DATAOUT_0_W<'a> { #[doc = r"Writes raw bits to the field"] #[inline(always)] pub unsafe fn bits(self, value: u32) -> &'a mut W { self.w.bits = (self.w.bits & !0xffff_ffff) | ((value as u32) & 0xffff_ffff); self.w } } impl R { #[doc = "Bits 0:31"] #[inline(always)] pub fn irom1_misr_dataout_0(&self) -> IROM1_MISR_DATAOUT_0_R { IROM1_MISR_DATAOUT_0_R::new((self.bits & 0xffff_ffff) as u32) } } impl W { #[doc = "Bits 0:31"] #[inline(always)] pub fn irom1_misr_dataout_0(&mut self) -> IROM1_MISR_DATAOUT_0_W { IROM1_MISR_DATAOUT_0_W { w: self } } #[doc = "Writes raw bits to the register."] pub unsafe fn bits(&mut self, bits: u32) -> &mut Self { self.0.bits(bits); self } } #[doc = "irom1_misr_dataout_0.\n\nThis register you can [`read`](crate::generic::Reg::read), [`write_with_zero`](crate::generic::Reg::write_with_zero), [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`modify`](crate::generic::Reg::modify). See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [irom1_misr_dataout_0](index.html) module"] pub struct IROM1_MISR_DATAOUT_0_SPEC; impl crate::RegisterSpec for IROM1_MISR_DATAOUT_0_SPEC { type Ux = u32; } #[doc = "`read()` method returns [irom1_misr_dataout_0::R](R) reader structure"] impl crate::Readable for IROM1_MISR_DATAOUT_0_SPEC { type Reader = R; } #[doc = "`write(|w| ..)` method takes [irom1_misr_dataout_0::W](W) writer structure"] impl crate::Writable for IROM1_MISR_DATAOUT_0_SPEC { type Writer = W; } #[doc = "`reset()` method sets irom1_misr_dataout_0 to value 0"] impl crate::Resettable for IROM1_MISR_DATAOUT_0_SPEC { #[inline(always)] fn reset_value() -> Self::Ux { 0 } }